# **Computer Organization, Spring 2020**

# Lab 5: 5-stage Pipeline Processor

Due: 2020/06/11

## 1. Goal

According to the architecture diagram below, in this lab you should modify the Single Cycle CPU designed from Lab4 and implement a 5-stage Pipeline Processor with IF, ID, EX, MEM and WB stages. For a pipeline processor design, a pipeline register module between each 2 stages is required and the pipeline registers are written when each positive clock edge is triggered.

\*jump, branch, load-store instructions won't be use in Lab5.

## 2. HW Requirement

- (1) Please use ModelSim/ISE as you HDL simulator.
- (2) Please attach your names and student IDs as comment at the top of each file.
- (3) Only Testbench are supplied.

## 3. Architecture Diagram



## 4. Testbench

CO\_test\_data1.txt tests the basic instructions (60 points).

CO\_test\_data2.txt tests the advance instructions (30 points).

The default pattern is the Test data 1.

Please edit the line 19 in the file "Instr Memory.v" to test the other cases.

Line 19: \$readmemb("CO\_test\_data1.txt", instruction\_file);

The following are the assembly code for the test pattern:

| Test data 1                 | Test data 2                      |
|-----------------------------|----------------------------------|
| addi r1, r0,50              | addi r1, r0, 23                  |
| 4 nop                       | addi r2, r0, 13                  |
| addi r2, r0, 18             | addi r3, r0, 16                  |
| 4 nop                       | or r4, r2, r3                    |
| sub r3, r1, r2              | sub r5, r1, r2                   |
| 4 nop                       | add r6, r1, r5                   |
| add r4, r1, r3              | or r7, r3, r5                    |
| 4 nop                       | and r8, r7, r2                   |
| or r5, r1, r4               | xor r9, r6, r8                   |
| 4 nop                       |                                  |
| and r6, r2, r4              |                                  |
| 4 nop                       |                                  |
|                             |                                  |
| Final Result                | Final Result                     |
| r1 = 50; r2 = 18; r3 = 32;  | r1 = 23; r2 = 13; r3 = 16;       |
| r4 = 82; r5 = 114; r6 = 18; | r4 = 29; $r5 = 10$ ; $r6 = 33$ ; |
|                             | r7 = 26; r8 = 8; r9 = 41;        |

\*Hint: For Test data 2:

You need to have a ForwardingUnit.v to handle data forwarding if instructions have data dependency.

#### 5. Grade

- (1) Basic score: 60 points.
- (2) Advanced score: 30 points.
- (3) Report: 10 points format is in CO\_Report.docx.
- (4) Late submission: 10 percent penalty per day
- (5) No plagiarism, or you will get 0 point.

## 6. Hand in format (will have penalty otherwise)

- (1) Zip your folder and name it as "GID\_ID1\_ID2.zip" (e.g. G1\_0816001\_0816002.zip) before uploading to newe3. Other filenames and formats such as \*.rar and \*.7z are NOT accepted! Multiple submissions are accepted, and the version with the latest time stamp will be graded.
- (2) Please include ONLY Verilog source codes (\*.v) and your report (\*.docx or \*.pdf) in the zipped folder. (Don't need to hand in testbench.v)
- (3) Don't apply \$display in any Verilog file other than testbench.v.

## Q&A

For any questions regarding Lab 5, please contact

張祐銘 yumingchang.cs03@g2.nctu.edu.tw

賴柏宏 bhbruce.cs07g@nctu.edu.tw

鄭俊賢 petertay1996.cs08g@nctu.edu.tw

#### Reference

Refer to Lecture slide:

